Synopsys Expands Multi-Die Solution Leadership with Industry’s Lowest Latency Die-to-Die Controller IP

Synopsys Expands Multi-Die Solution Leadership with Industry's Lowest Latency Die-to-Die Controller IP

Synopsys, Inc. (Nasdaq: SNPS) today announced its new DesignWare® Die-to-Die Controller IP, which complements the company’s existing 112G USR/XSR PHY IP for a complete die-to-die IP solution.

With the complete IP solution, designers benefit from a low-latency, high-bandwidth die-to-die connectivity offering that addresses the increased workload and faster data movement demands of high-performance computing, artificial intelligence (AI) and networking SoCs.

The DesignWare Die-to-Die Controller and PHY IP are part of the Synopsys multi-die solution, consisting of HBM IP and 3DIC Compiler, accelerating SoC designs requiring advanced packaging.

“Interconnect technology is increasingly vital for the next-generation of performant, customized infrastructure SoCs,” said Jeff Defilippi, director of product management, Infrastructure Line of Business, Arm. “With its low-latency, native support for AMBA CXS, Synopsys DesignWare Die-to-Die Controller can easily integrate with the Arm Coherent Mesh Network to provide our mutual customers access to the multichip IP solutions offering new scale-up performance and composability options required for this next era of infrastructure compute.”

The DesignWare Die-to-Die Controller provides error recovery mechanisms such as optional forward-error correction and cyclic redundancy check for higher data integrity and link reliability.

Also Read: [ The Benefits of Zero-Code Platforms for Enterprise Application Development | Subscribe our Newsletter for more updates]

The DesignWare Die-to-Die controller’s flexible configuration supporting the AMBA® CXS and AXI protocols allows coherent and non-coherent data communication for easy integration into Arm-based and other high-performance SoCs. The DesignWare Die-to-Die Controller with support for up to 1.8Tb/s PHY bandwidth addresses high-performance computing demands of SoCs requiring robust die-to-die connectivity.

“The trend of die splitting and disaggregation require ultra- and extra-short reach links to enable inter-die connectivity with high data rates,” said John Koeter, senior vice president of marketing and strategy for IP at Synopsys. “Our complete DesignWare Die-to-Die IP solution offers ultra-low-latency controller and high-performance PHYs that have been adopted by multiple customers, allowing designers to integrate high-quality IP in their multi-die SoCs with confidence while minimizing integration risk.”

Synopsys’ broad DesignWare IP portfolio includes logic libraries, embedded memories, IOs, PVT monitors, embedded test, analog IP, interface IP, security IP, embedded processors and subsystems.

To accelerate prototyping, software development and integration of IP into SoCs, Synopsys’ IP Accelerated initiative offers IP prototyping kits, IP software development kits and IP subsystems. Our extensive investment in IP quality and comprehensive technical support enable designers to reduce integration risk and accelerate time-to-market.

Check Out The New Enterprisetalk Podcast. For more such updates follow us on Google News Enterprisetalk News.

Previous articleThe International IT Consultancy Xebia Group is Taking Over Appcino to Accelerate Digital Transformation with Powerful Low-code Skills
Next articleServicePower and PwC Belgium Partner to Deliver Aftermarket Field Service Management Solutions